# Exploring the Future of Out-Of-Core Computing with Compute-Local Non-Volatile Memory

Myoungsoo Jung <sup>1</sup> Ellis H. Wilson III <sup>2</sup> Wonil Choi <sup>1,2</sup> John Shalf <sup>3,4</sup> Hasan Metin Aktulga <sup>3</sup> Chao Yang <sup>3</sup> Erik Saule <sup>5</sup> Umit V. Catalyurek <sup>5,6</sup> Mahmut Kandemir <sup>2</sup>

 $^{1}\mathrm{Department}$  of Electrical Engineering, The University of Texas at Dallas

<sup>2</sup>Department of Computer Science and Engineering, The Pennsylvania State University

<sup>3</sup>Computational Research Division, Lawrence Berkeley National Laboratory

<sup>4</sup>National Energy Research Scientific Computing Center, Lawrence Berkeley National Laboratory

<sup>5</sup>Biomedical Informatics, The Ohio State University

<sup>6</sup>Electrical and Computer Engineering, The Ohio State University

November 20th, 2013

Before We Begin: Get the Slides and Paper

# Slides and Paper are Available At:

# www.ellisv3.com

www.ellisv3.com OoC Compute with Local NVM

## Overview of OoC Computing and Motivations

- OoC Computing in Today's HPC Environment
- Current Approaches to Acceleration in HPC
- Motivating a Move to Compute-Local NVM
- Advancing OoC Computing via Holistic System Analysis
  - System Organization and a Software Management Framework
  - File System Analysis: Traditional versus a Unified File System
  - NVM Device Architecture: Uncovering Hidden Bottlenecks

## 3 Evaluation and Analysis of Our Proposed Solutions

- Experimental Configuration and Tracing Methodology
- Results of Holistic System Improvement for OoC Computing
- Major Take-Aways and Conclusion

OoC Computing Today Acceleration in HPC Motivation and Proposal

#### What's an OoC?

# Definition of Out-Of-Core (OoC) Computation:

Computation requiring constant or near-constant use of datasets, which are impossible to fit entirely in-memory for a single host.

- ∢ ≣ ▶

Image: A matrix

OoC Computing Today Acceleration in HPC Motivation and Proposal

## **Exemplary OoC Application**

## Predicting Properties of Light Atomic Nuclei

- Performs high-accuracy calculations of nuclear structures via the Configuration Interaction (CI) method
- CI method utilizes the nuclear many-body Hamiltonian,  $\hat{H}$ , which is sparse, so a parallel iterative eigensolver is used
- $\hat{H}$  can be absolutely massive, and requires much more time to compute than any single eigensolver iteration
- Result is preprocessing and storing  $\hat{H}$  for repeated use

OoC Computing Today Acceleration in HPC Motivation and Proposal

## **Current OoC Solution: Shared Memory**

## **Current Solution:**

 Dealt with by splitting dataset across numerous nodes' memories and sharing the memory space.

## Pitfalls:

- DRAM is extremely costly and power inefficient
- Capacity constrained DRAM limits scale of experiments
- Application dataset sizes are growing faster than DRAM capacity is scaling
- Expensive networking (e.g., top-tier Infiniband) is required to facilitate such demanding data movement

## Acceleration: From Compute to Storage

## HPC is currently witness to a sea-change in computation:

- No longer simply General Purpose CPUs
- GPGPUs and co-processors are seeing increasingly serious use in numerous Top500 machines

## Storage in HPC is beginning to follow suit:

- Traditional magnetic disk is often too slow, even at scale
- Flash-cache accelerated NAS/SAN was first to assist
- Natural Extension: Recent works have explored flash on I/O Node (ION) for OoC acceleration

OoC Computing Today Acceleration in HPC Motivation and Proposal

## **ION-Local Acceleration for OoC Computation**

#### Architecture For ION-Local NVM Acceleration:



#### Caveat:

• Data movement from ION to compute still required

- A 🗄 🕨

 Overview/Motivation
 OoC Computing Today

 Holistic System Improvement
 Acceleration in HPC

 Evaluation
 Motivation and Proposal

Problem: NVM Bandwidth is Out-Pacing the Network

#### Bandwidth Trend: High-Performance Network vs. SSDs



< 一型

 Overview/Motivation
 OoC Computing Today

 Holistic System Improvement
 Acceleration in HPC

 Evaluation
 Motivation and Proposal

Retrain Your Brain: Flash is Memory, not Storage

"We must begin to envision and find ways to implement NVM as a form of compute-local, large but slow memory, rather than client-remote, small but fast disk."



< □ > < 同 > < 回 >

OoC Computing Today Acceleration in HPC Motivation and Proposal

## **Our Contributions**

- Design OoC HPC architecture with co-located NVM storage and compute
- ② Demonstrate that traditional file systems are not well-tuned for the massively parallel architecture within modern SSDs
- Propose new Unified File System (UFS)
- Expose overheads implicit in modern SSD architecture
- Present necessary protocol/interface fixes for near-optimal performance
- Provide comparative evaluations for all suggested improvements using real OoC workloads

Image: A matrix

I ≡ ▶ < </p>

## Future System Design Requires a Holistic Approach

# Full exploration of potential future OoC systems requires a holistic approach to system analysis and redesign:

- Hardware organization
- Software framework and applications
- File systems
- Device protocol
- Device architecture and interfaces

Architecture and Software Framework File System Analysis NVM Device Architecture

## **Co-locating Compute and NVM: Considerations**

## Another look at our architecture:



## **Considerations:**

- **Cost:** SSDs aren't cheap, but prices are dropping and bandwidth/capacity is consistently rising
- As SSDs out-pace network, it becomes increasingly expensive to keep them off the compute node
- **Tradition:** Typical separation of compute and storage for management reasons
- Administration of coupled architectures has been recently proven quite doable (e.g., Hadoop, Mesos)

Architecture and Software Framework File System Analysis NVM Device Architecture

## Our Data Management Framework

#### We enable application-managed data staging via:

- DOoC Distributed data storage and scheduler with OoC capabilities via out-of-core linear algebra framework (LAF)
- **DataCutter** A middleware that abstracts dataflows via the concepts of filters and streams

All together, this works much in the way OpenMP does – directives and routines in the application code enable automated data storage management

Architecture and Software Framework File System Analysis NVM Device Architecture

#### **Traditional File Systems**

#### The Good OI' (Magnetic) Bits Club

- Most filesystems, even modern ones, are built on a foundation of assumptions for spinning magnetic disk
- This prevents full utilization of the massively parallel architectures in modern SSDs due to:
  - Small block sizes (512B to 4KB)
  - 2 Low coalescing limits
  - Metadata/journaling contention

Architecture and Software Framework File System Analysis NVM Device Architecture

## The Unified File System

#### **Enabling Full Parallelism in SSDs:**

- Fixes the woes of existing file systems and an untuned block device layer
- Provides near-direct access to SSD by punching straight through the file system, block layer, and FTL
- FTL and file system duties become more tightly integrated in the host

Dubious? Fusion-IO already employs a lesser variation on this

Architecture and Software Framework File System Analysis NVM Device Architecture

## **Exemplary Request Comparison**

#### Consider the path of a request between the following:

#### Traditional File System:



Our Unified File System (UFS):



Overview/Motivation Holistic System Improvement Evaluation NVM Device Architecture

A Silent (Performance) Killer: Bridged PCIe Flash

First device hurdle discovered:

#### Bridged SATAe-based PCIe:

- Many "PCIe" SSDs are simply flash chips with SATAe interfaces
- An internal transcode from SATA to PCIe (and back) occurs
- Biggest issue: SATA uses a 8/10b encoding (25% overhead), whereas PCIe 3.0 uses a 128/130b (1.5% overhead) encoding



< D > < A > < B >

Architecture and Software Framework File System Analysis NVM Device Architecture

## Correcting Performance with Native PCIe 3.0

## Native PCIe 3.0:

- Native PCIe links to controller
- Achieves low overhead of 1.5% bits to assure DC-balance and bounded disparity
- We compare native PCIe 3.0 against PCIe 2.0, which uses 8/10b encoding, in evaluation



<ロト < 同ト < 三ト

## Lane Width and Interface Frequency Bottlenecks

Second and third device hurdles discovered:

## PCIe lane-widths:

- Post-conversion overheads, current PCIe
   2.0 SSDs only provide four lanes at 2GBps
- Well under maximum possible throughput potential of flash chips
- We explore future expanded-lane architectures with 8 and 16 lanes

## NVM interface frequencies:

- Even cutting-edge protocols such as ONFi3 leave NVM bandwidth behind
- Only reaches equivalent of DDR2 @ 200MHz
- Experimenting with next-generation speeds such as DDR3 @ 1600 will unthrottle NVM

• □ ▶ • □ ▶ • □ ▶ •

Configuration Evaluation Results Conclusion

## **Experimental Setup**

## High-fidelity trace-based NVM SSD simulation

- NANDFlashSim
- Already supported SLC and MLC flash, extended for TLC and PCM
- Enabled queueing optimizations as described in prior work

## **NVM Architecture Considered:**

- SSDs filled with four NVM types: SLC, MLC, TLC, and PCM
- 8 internal channels
- 64 NVM packages
- 128 NVM dies (2/package)

Configuration Evaluation Results Conclusion

## **Real OoC Application** Tracing Methodology

#### **OoC Physics Tracing for Simulation**

• Traced the OoC physics application mentioned earlier at scale on the LBNL Carver Cluster

#### Trace points:

- At the ION-local SSDs (under GPFS)
- At each compute node (at POSIX level)
- Rerun and retraced with a variety of file systems (ext2, ext3, ext4, tuned ext4, JFS, BTRFS, and XFS) (at the block level)

Configuration Evaluation Results Conclusion

## Access Pattern Considerations: GPFS vs POSIX



Take-Away: GPFS striping creates access patterns that fail to leverage full bandwidth of flash – ability to issue POSIX access patterns directly to flash would be ideal

Configuration Evaluation Results Conclusion

#### Architecture and File System Results: Bandwidth Achieved



Take-Aways: 1) ION-local is harshly limited by network. 2) CN-local varies extensively with behaviors of underlying file systems. 3) UFS reaches architectural bottlenecks.

< D > < A > < B >

Configuration Evaluation Results Conclusion

Architecture and File System Results: What Remains?



Take-Aways: 1) ION-local and UFS leaves considerable bandwidth untapped. 2) Traditional file systems workloads are flash-limited due to workloads.

Image: Image:

- ∢ ≣ ▶

∃ >

Configuration Evaluation Results Conclusion

## **Device Improvement:** Bandwidth Achieved



#### Take-Aways:

- Even with 4X more interface bandwidth, only marginal improvements for bridged architecture
- Native PCle with improved frequencies delivers superior performance
- NVM is finally the real bottleneck in last architecture

Configuration Evaluation Results Conclusion

## **Device Improvement:** What Remains?



#### Take-Aways:

- Despite low performance, bridged architecture incurs so much overhead nothing is left behind
- Move to native opens up throttle, but gets bottlenecked on only 8 channels

Configuration Evaluation Results Conclusion

#### Main Evaluation Take-Aways

- Move it Local: Keeping NVM remote (or using shared memory) is an increasingly costly decision for future systems
- Holistic Eye: Achieving full performance for NVM SSDs requires holistic approach to system analysis
- File Systems Matter: Which file system is employed plays a huge role in fully leveraging SSDs
- Unthrottled SSDs: Future SSD architecture has to expand lanes and increase frequencies to fully unthrottle NVM storage

## Conclusions

## **Conclusions:**

- Have to think of NVM SSDs more as nearby, slow memory, than distant, fast storage.
- Demonstrate 108% improvements just by moving it nearby
- Another 52% and 250% in improvements can be realized by tuning file systems and SSD architecture properly
- Overall, comparing the original ION-local, untuned SSD architecture, to our last, CN-local fully-unthrottled SSD architecture, we are able to unlock **16X bandwidth for our OoC application, without ever changing the underlying NVM chips**

Configuration Evaluation Results Conclusion





www.ellisv3.com OoC Compute with Local NVM

<ロ> <同> <同> < 同> < 同>

э

Configuration Evaluation Results Conclusion



## – Begin Backup Slides –

www.ellisv3.com OoC Compute with Local NVM

æ

<ロト <部ト < 注ト < 注ト

**Digging Deeper:** Channel Utilization

#### Channel Utilization = Average Percent of Channels Kept Busy



Take-Away: GPFS striping results in high utilization, but low performance

**Digging Deeper:** Package Utilization

# $\label{eq:Package Villization} \begin{array}{l} \mbox{Package Percent of Packages Serving} \\ \mbox{Requests} \end{array}$



Take-Away: Even small percentage increases in package utilization can mean large increases in bandwidth

< A >

## **Digging Deeper:** Operation Breakdown Definitions

Six Major Categories of Operations Possible in SSD

- Non-Overlapped DMA: Data movement between SSD and the host, including thin interface (SAS), PCIe bus, and network.
- *Flash-Bus Activation:* Data movement between registers (or SRAM) in NVM packages and the main channel.
- *Channel-Bus Activation:* Data movement on the data bus shared by NVM packages.
- *Cell Contention:* Waiting on an NVM package already busy serving another request.
- *Channel Contention:* Waiting on a channel already busy serving another request.
- *Cell Activation:* Performing a read, write, or erase operation on an NVM cell, including time spent moving data between internal registers (or SRAM) and the cell array.

Configuration Evaluation Results Conclusion

## **Digging Deeper: Operation Breakdown**



#### Take-Aways:

- ION-local spends significant time in non-overlapped DMA due to the network
- **OUTS** relieves internal bus activities obvious in traditional file systems
- 8 Cell activation increases dramatically towards later architectures

Configuration Evaluation Results Conclusion

**Digging Deeper:** Parallelism Classification

Four Stages of Parallelism

- *PAL1:* System-level parallelism via solely channel striping and channel pipelining.
- PAL2: Die (Bank) interleaving on top of PAL1.
- PAL3: Multi-plane mode operation on top of PAL1.
- PAL4: All previous levels above.

 

 Overview/Motivation Holistic System Improvement Evaluation
 Configuration Evaluation Results Conclusion

 Digging Deeper: Parallelism
 Breakdown

Difference: Perspective of a request - not perspective of hardware



Take-Aways:

- ION-local has difficulty reaching full parallelism
- UFS-based workloads reach high PAL4 levels